Agilent Technologies C-Size VXIbus Systems Manuel d'utilisateur Page 47

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 82
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 46
ECL Trigger Logic Figure 2-27 shows the ECL Trigger Circuitry. The ECLTRG lines provide
an intermodule timing resource. Any module, including the Slot 0 module,
may drive or receive information from these lines. The asserted state is
defined as logical high. Trigger information from the VXI backplane
(ECLTRG0 and ECLTRG1) pass through U1 to ECLTRGOUT0* and
ECLTRGOUT1* for custom use. Trigger inputs from user custom circuitry
must provide ECL level signals (TTL is not compatible) to ECLTRGIN0
and ECLTRGIN1.
Figure 2-27. ECL Trigger Circuit
Chapter 2 Configuring the Agilent E1490C 45
Vue de la page 46
1 2 ... 42 43 44 45 46 47 48 49 50 51 52 ... 81 82

Commentaires sur ces manuels

Pas de commentaire